- 2-16Gbps Die-to-Die (D2D) Multi-Protocol IO Supporting BOW, OHBI and UCIe
- 25-112Gbps Extra Short-Reach (XSR) Multi-Standard SerDes (MSS)
- D2D PHY (Die-to-Die Interface)
- D2D Controller IP (Die-to-Die Interface)
- DesignWare Die-to-Die Controller IP with AXI Interface
- DesignWare Die-to-Die PHY IP in TSMC N7 Process
- More Products...
IP-SOC DAYS 2025 IP-SOC DAYS 2024 IP-SOC DAYS 2023 IP-SOC DAYS 2022 IP-SOC DAYS 2021 IP-SOC 2024 IP-SOC 2023 IP-SOC 2022 IP-SOC 2021
|
|||||||
![]() |
|

Siemens Tessent Multi Die Automates 2.5D and 3D Chip DFT
- Three Pillars for Semiconductor Success in the Chiplet Economy
- Arm: Chiplets Can't Deliver on TCO Without an Ecosystem
- New EDA tools arrive for chiplet integration, package verification
- 2.5D/3D chip technology to advance semiconductor packaging
- The Chiplet Economy: Three Pillars for Semiconductor Success
- Tenstorrent Acquires Blue Cheetah Analog Design (Jul. 02, 2025)
- Consumer-Tech Brand, Nothing, Taps Ceva's RealSpace Software to Bring Immersive Spatial Audio to Headphones and Earbuds (Jul. 02, 2025)
- Intel Reportedly Weighs Dropping 18A, Bets on 14A to Attract Clients and Challenge TSMC (Jul. 02, 2025)
- Arteris Expands Multi-Die Network-on-Chip Design IP and Software (Jul. 02, 2025)
- Three Pillars for Semiconductor Success in the Chiplet Economy (Jul. 02, 2025)
- See Latest News>>
Siemens' Tessent Multi-die helps customers speed and simplify critical DFT tasks for next-gen ICs based on 2.5D and 3D architectures.
extasia.com, Oct. 26, 2022 –
Siemens Digital Industries Software's Tessent Multi-die software solution helps customers dramatically speed and simplify critical design-for-test (DFT) tasks for next-generation integrated circuits (ICs) based on 2.5D and 3D architectures.
As demand for smaller, more power efficient and higher performing ICs continues to challenge the global IC design community, next-generation devices increasingly feature complex 2.5D and 3D architectures that connect dies vertically (3D IC) or side-by-side (2.5D) so that they behave as a single device. However, these approaches can present significant challenges for IC test, since most legacy IC test approaches are based on conventional two-dimensional processes.
To address these challenges, Siemens has launched the Tessent Multi-die software–the industry's most comprehensive DFT automation solution for highly complex DFT tasks associated with 2.5D and 3D IC designs. The new solution works seamlessly with Siemens' Tessent TestKompress Streaming Scan Network software and Tessent IJTAG software, which optimize DFT test resources for each block without concern for impacts to the rest of the design, thereby streamlining DFT planning and implementation for the 2.5D and 3D IC era. Using Tessent Multi-die software, IC design teams can rapidly generate IEEE 1838 compliant hardware featuring 2.5D and 3D IC architectures.
"IC design organizations are seeing dramatic spikes in IC test complexity due to the rapid adoption and deployment of designs featuring densely packed dies in 2.5D and 3D devices," said Ankur Gupta, vice president and general manager of the Tessent business unit for Siemens Digital Industries Software. "With Siemens' new Tessent Multi-die solution, our customers can be ready for the designs of tomorrow, while slashing test implementation effort and simultaneously optimizing manufacturing test cost today."
In addition to supporting comprehensive test for 2.5D and 3D IC designs, the Tessent Multi-die solution can generate die-to-die interconnect patterns and enable package level test using the Boundary Scan Description Language (BSDL). Further, Tessent Multi-die supports integration of flexible parallel port (FPP) technology by leveraging the packetized data delivery capabilities of Siemens' Tessent TestKompress Streaming Scan Network software. Introduced two years ago, Tessent TestKompress Streaming Scan Network decouples core-level DFT requirements from the chip-level test delivery resources. This enables a no-compromise, bottom-up DFT flow that can dramatically simplify DFT planning and implementation, while reducing test time up to 4X.
"As the limits of traditional 2D IC design approaches become increasingly clear over time, more design teams are leveraging the power, performance and form factor advantages that 2.5D and 3D IC architectures can deliver. But deploying these advanced schemes in new design starts without first establishing a DFT strategy that acknowledges the inherent challenges these architectures present can raise costs and undermine aggressive timelines," said Laurie Balch, president and research director for Pedestal Research. "However, by evolving DFT technology to keep pace with the rapid adoption of multi-dimensional designs, EDA vendors can play a key role in further enabling global, mainstream adoption of 2.5D and 3D architectures."