www.design-reuse-embedded.com
Find Top SoC Solutions
for AI, Automotive, IoT, Security, Audio & Video...

Avery Design Debuts CXL Validation Suite

Feb. 28, 2023 – 

Tewksbury, MA, February 28, 2023 — Avery Design Systems, a leader in functional verification solutions, today announced a new validation suite supporting the Compute Express Link™ (CXL™) open industry-standard interconnect. It enables rapid and thorough system interoperability, validation and performance benchmarking of systems targeting the full range of versions of the CXL standard, including 1.1, 2.0 and 3.0. The comprehensive validation suite covers both pre-silicon virtual and post-silicon system platforms and extends Avery’s leadership in enabling designs incorporating industry-standard protocols for high-speed interconnect.

The company is currently working with several lead partners and industry validation groups to further qualify the suite.

The CXL validation suite, available now, focuses on supporting 4 main areas:

“Sharing the same validation suite across pre- and post-silicon enables hardware and software development teams to start system integration and validation extremely early in the project while still working with Verilog RTL simulation and emulation. This helps accelerate time to market, reduce risk, and improve confidence in deployment,” said Chris Browy, VP Sales and Marketing of Avery Design Systems.

Avery provides a robust suite of CXL VIP to support the verification of the open industry standard’s interconnect offering of high-bandwidth, low-latency connectivity between host processor and devices such as accelerators, memory buffers, and smart I/O devices. VIP is available for designs using current versions of the standard as well as design targeting more advanced versions, including 3.0 which doubles the bandwidth and adds new features, all of which are supported in the Avery VIP



CXL Verification IPs

In addition, Avery’s QEMU open software virtual machine emulator environment allows software engineers to natively develop and build custom firmware, drivers, and applications and run them unaltered as part of a comprehensive system-level validation process using the actual SoC RTL hardware design. In a complementary manner, hardware engineers can evaluate how the SoC performs through executing UEFI and OS boot and custom driver initialization sequences in addition to running real application workloads and utilize the CXL protocol aware debugging features of the VIP to effectively investigate any hardware related issues.

About Avery Design Systems

Founded in 1999, Avery Design Systems, Inc. enables system and SOC design teams to achieve dramatic functional verification productivity improvements through the use of formal analysis applications for gate-level X-pessimism verification and real X root cause and sequential backtracing; and robust core-through-chip-level Verification IP for PCI Express, CXL, CCIX, Gen-Z, USB, AMBA, UFS, MIPI CSI/DSI, I3C, DDR/LPDDR, HBM, ONFI/Toggle/NOR, NVM Express, SATA, AHCI, SAS, eMMC, SD/SDIO, CAN FD, and FlexRay standards. The company has established numerous Avery Design VIP partner program affiliations with leading IP suppliers. More information about the company may be found at www.avery-design.com.

 Back

Partner with us

List your Products

Suppliers, list and add your products for free.

More about D&R Privacy Policy

© 2024 Design And Reuse

All Rights Reserved.

No portion of this site may be copied, retransmitted, reposted, duplicated or otherwise used without the express written permission of Design And Reuse.