www.design-reuse-embedded.com
Find Top SoC Solutions
for AI, Automotive, IoT, Security, Audio & Video...
You are here : design-reuse-embedded.com  > Automotive, Avionics and High safety  > Automotive Subsystems

DDR and LPDDR 3/2 controllers for low power and high Reliability, Availability and Serviceability (RAS)

Overview

DesignWare® DDR Memory Interface IP is a family of complete system-level IP solutions for system-on-chips (SoCs) requiring an interface to one or more of the broad range of high-performance DDR5, DDR4, DDR3/3L, DDR2, LPDDR5, LPDDR4/4X, LPDDR3, LPDDR2, and LPDDR SDRAMs or memory modules (DIMMs). Optimized for high data bandwidth, low power, and enhanced signaling features, the complete DesignWare DDR Memory Interface IP solution includes a choice of scalable digital controllers, an integrated hard macro PHY (including I/Os), and verification IP.

The two types of DDR digital controller IP, DesignWare DDR Memory Controller IP and DesignWare DDR Protocol Controller IP, feature a DFI-compliant interface with low latency, and high bandwidth. They offer the flexibility of clock frequency ratios between PHY and controller to allow for easier timing closure in slower processes, and lower latency in faster technologies.

Partner with us

Visit our new Partnership Portal for more information.

List your Products

Suppliers, list and add your products for free.

More about D&R Privacy Policy

© 2020 Design And Reuse

All Rights Reserved.

No portion of this site may be copied, retransmitted, reposted, duplicated or otherwise used without the express written permission of Design And Reuse.