You are here : Interface Controller & PHY > USB > USB

USB 2.0 nanoPHY in UMC (65nm)

Overview

The Synopsys USB 2.0 nanoPHY provides designers with a complete Physical Layer (PHY) IP solution, designed for low-power mobile and consumer applications such as feature-rich smartphones, digital cameras, and portable audio/video players. The Synopsys USB 2.0 nanoPHY IP delivers a low-power, small-area solution for longer battery life and lower silicon cost. Designed for high yield, the Synopsys USB 2.0 nanoPHY implements architectural features that make it less sensitive to variations in foundry process, device models, package and board parasitics. The Synopsys USB 2.0 nanoPHY builds on years of success with Synopsys’ silicon-proven USB 2.0 PHY IP product line, which has been ported to more than 70 process node and configuration combinations. When combined with the Synopsys Controller IP and VC Verification IP, the Synopsys USB 2.0 nanoPHY delivers a complete solution for low-power, area-efficient system-on-chip (SoC) designs.

Tech Specs

Part Numberdwc_usb2_nanophy_umc
Short DescriptionUSB 2.0 nanoPHY in UMC (65nm)
Provider
Maturity Available on request
FoundryUMC
Geometry nm65
Target Process NodeUMC 65nm - SP
I understand
This website uses cookies to store information on your computer/device. By continuing to use our site, you consent to our cookies. Please see our Privacy Policy to learn more about how we use cookies and how to change your settings if you do not want cookies on your computer/device.