MIPI D-PHY Rx IP, Silicon Proven in TSMC 28HPC+

Overview

The MIPI D-PHY Rx IP Core in 28HPC+ aligns precisely with the D-PHY specification version 1.2, facilitating support for the Display Serial Interface (DSI) and MIPI Camera Serial Interface (CSI-2) protocols. This Rx PHY architecture includes one clock lane and four data lanes. Functionally, it integrates a digital backend for precise I/O operation management and an analog frontend for efficient generation and reception of electrical level signals. Moreover, it incorporates an internally calibrated termination resistor, ensuring optimized performance. These combined features establish it as a reliable solution for seamless data transmission and reception, meeting industry standards with excellence.

Tech Specs

Part NumberMIPI D-PHY Rx IP in 28HPC+
Short DescriptionMIPI D-PHY Rx IP, Silicon Proven in TSMC 28HPC+
Provider
Maturity In Production
FoundryTSMC
I understand
This website uses cookies to store information on your computer/device. By continuing to use our site, you consent to our cookies. Please see our Privacy Policy to learn more about how we use cookies and how to change your settings if you do not want cookies on your computer/device.