14-bit, 4.32Gsps Ultra high speed Wideband, Time-Interleaved Pipeline ADC IP

Overview

This ultra high speed wide-band Analog-to-Digital Converter is based on 16 Time Interleaved Pipeline sub-ADC followed by a digital correction algorithm for gain, offset and skew correction. The differential input is terminated by a 100 Ohms resistor (100 Ohms differential) and followed by an input buffer driving the sub-ADC. The signal amplitude is 1Vpp differential. The analog source driving the ADC should be ac-coupled to the input pins with two external capacitors of 1nF minimum. The input common mode is generated internally.

Tech Specs

Part Number14b-4.32Gsps ADC IP
Short Description14-bit, 4.32Gsps Ultra high speed Wideband, Time-Interleaved Pipeline ADC IP
Provider
Maturity In Production
I understand
This website uses cookies to store information on your computer/device. By continuing to use our site, you consent to our cookies. Please see our Privacy Policy to learn more about how we use cookies and how to change your settings if you do not want cookies on your computer/device.