You are here : Memory Controller & PHY > DDR > DDR PHY

DDR5/4 PHY in Samsung (10nm, 8nm, 7nm)

Overview

The Synopsys DDR5/4 PHY is a complete physical layer IP interface (PHY) solution for ASIC, ASSP, and system-on-chip (SoC) applications requiring high-performance DDR5/4 SDRAM interfaces operating at up to 8400 Mbps. The Synopsy DDR5/4 PHY is ideal for systems that require high- speed, high-performance, and high-capacity memory solutions, typically using registered and load reduced memory modules (RDIMMs and LRDIMMs) with up to 4 physical ranks. Direct SDRAM on PCB systems are also supported.
Optimized for high performance, low latency, low area, low power, and ease of integration, the Synopsys DDR5/4 PHY is provided as a hard DDR PHY that is primarily delivered as GDSII including integrated application-specific DDR5/4 I/ Os. Supporting the GDSII-based PHY is the RTL-based PHY Utility Block (PUB) that includes PHY control features such as read/write leveling, data eye training, per-bit data deskew control, PVT compensation, and support for production testing of the DDR5/4 PHY. The PUB also includes an embedded calibration processor to execute hardware-assisted, firmware-based training algorithms.

Tech Specs

Part Numberdwc_ddr54_phy_samsung
Short DescriptionDDR5/4 PHY in Samsung (10nm, 8nm, 7nm)
Provider
Maturity Available on request
FoundryAMS, Samsung
Geometry nm7, 8, 10
Target Process NodeSamsung 10nm, 8nm, 7nm - LPP, LPU
I understand
This website uses cookies to store information on your computer/device. By continuing to use our site, you consent to our cookies. Please see our Privacy Policy to learn more about how we use cookies and how to change your settings if you do not want cookies on your computer/device.